# <u>challenge</u> Part 1 (OTA design)

→We want to design a digitally Controlled variable gain which has high gain and resistive feed back so we cannot use single stage as the gain will decrease when negative feed back is applied so we will use 2 stages and according this specs to achieve this gain, swing, UGF the best choice was "two stage miller OTA"

As dc level=1.2 then it is better to use input pair is NMOS type as

- $\rightarrow$  vicm min = vgsinput + vdstail
- $\rightarrow$  vicm max = VDD vdsmirror vthinput
- →So, the OTA that will be designed is "two stage miller OTA with NMOS input pair".

.

# Part2(design strategy)

→I used ADT tool to achieve these specs and get sizing from it so I used ADT DDB generation and chose the design then using design cockpit to achieve these required specs as shown





### **Schematic:**



# **Device sizing:**

| parameter                 | W       | 1      | Gm/id |
|---------------------------|---------|--------|-------|
| Inp pair                  | 24.77u  | 741.4n | 18.12 |
| Mirror load               | 56.17u  | 1.76u  | 10.07 |
| Inp 2 <sup>nd</sup> stage | 105.2u  | 225.4n | 14.09 |
| Tail cs                   | 15.17u  | 804.2n | 12.76 |
|                           | 21.93u  |        |       |
|                           | 106.49u |        |       |

# Part3(Open loop simulation)

# Open loop testbench schematic:



## Open loop OTA specs:



# open loop gain across all corners(magnitude &phase)



⇒output swing = 
$$VDD - \frac{2}{\frac{gm}{id}} - \frac{2}{\frac{gm}{id}} = 1.8 - \frac{2}{12.76} - \frac{2}{14.09} = 1.5$$

→op swing spec is satisfied.

# Part4(closed loop simulation)

# Closed loop testbench schematic:





→when I simulated closed loop I found that at 6 db gain the phase margin is very low so I found ringing in transient analysis and also I found that at some corners the PM is negative which means that circuit at this design sizing at some required corners is not stable so I redesigned the circuit by increasing Cc to be CL/2=250f as this decreasing UGF and increases PM as I want and makes the circuit stable at closed loop at all corners and also decreases peaking which disappeared at 1MHZ but this decreased UGF in open loop as I expected to improve PM but UGF spec was not satisfied at open loop at this value for Cc so I increased RZ to cancel the effect of feedforward zero which decreases UGF and decreases the second pole as it is in RHP so increasing RZ increases UGF and also improving PM which became satisfied in open loop and also makes closed loop PM greater then decreasing peaking as result and also guaranteed that circuit is stable at all corners.

So now, after changing Cc and RZ values I had new values for UGF and PM in open loop simulation and gain is same as expected so I will attach final values for open loop simulation:

# Open loop parameters after redesigning:



Satisfying specs at all corners.

#### Op point:



M0,M1 are transmission gate transistors.

# Closed loop at DO=0(6db):



There is some peaking due to zero effect which I tried to decrease this effect by RZ as I explained before and also I can decrease it by applying pole at this frequency to cancel the effect of this feedforward zero

#### UFG and PM across all corners:



I also attached PM of loop gain by stb analysis at all corners and as shown the circuit is stable at all corners and also I can improve this PM more by adding pole at this frequency to cancel this effect of this feedforward zero.

## Loop gain simulation at all corners:



→ the value  $\approx$ 60db as expected as open loop  $\approx$ 2k and

$$\beta \approx \frac{1}{2}$$

#### transient simulation at all corners:



→as shown the circuit is stable at all corners and also no peaking occurs at this frequency as I tried to cancel zero effect before as I explained.

# **Transient simulation at nominal value:**



→ the max value = 1.2 + (100m \* gain(2)) = 1.4v

 $\rightarrow$ the min value=1.2 -(100m \* gain(2)) = 1v

As input is sinusoidal with 100mv amplitude.

 $\rightarrow$ the output swing=0.4v

| Detail 🔽 🧐                  | ŢŢŢ                       | Da       | 2    |        |           |
|-----------------------------|---------------------------|----------|------|--------|-----------|
| Test                        | Output                    | Nominal  | Spec | Weight | Pass/Fail |
| challenge:challengeswitch:1 | /VOUT                     | <u>L</u> |      |        |           |
| challenge:challengeswitch:1 | peakToPeak(v("/VOUT" ?res | 399.9m   |      |        |           |
| challenge:challengeswitch:1 | /VIN                      | ~        |      |        |           |

# Closed loop at Do=1(12db):



There is some peaking due to zero effect which I tried to decrease this effect by RZ and Cc as I explained before and also I can decrease it by applying pole at this frequency to cancel the effect of this feedforward zero.

#### UGF and PM across all corners:



I also attached PM of loop gain at all corners and as shown the circuit is stable at all corners.

## **Loop gain simulation:**



 $\rightarrow$  the value  $\approx$ 54db as expected as open loop  $\approx$ 2k and  $\beta \approx \frac{1}{4}$ 

### Transient simulation at all corners:



→as shown the circuit is stable at all corners

### **Transient simulation at nominal value:**



- $\rightarrow$  the max value = 1.2 +  $(100m * gain(4)) \approx 1.6v$
- $\rightarrow$ the min value=1.2  $-(100m * gain(4)) \approx 0.8v$

As the input is sinusoidal with 100mv amplitude.

 $\rightarrow$  the output swing  $\approx 0.8v$ 

| Detail 🔽 🧐                  | u III                     |          | 2    |        | × (4)     |
|-----------------------------|---------------------------|----------|------|--------|-----------|
| Test                        | Output                    | Nominal  | Spec | Weight | Pass/Fail |
| challenge:challengeswitch:1 | /VOUT                     | <u>L</u> |      |        |           |
| challenge:challengeswitch:1 | peakToPeak(v("/VOUT" ?res | 795.3m   |      |        |           |
| challenge:challengeswitch:1 | ZVIN                      | L_       |      |        |           |

### Comparing UGF and PM in closed loop and open loop:

UGF: we can see that UGF decreases by decreasing gain so open loop has larger gain then at 12db has larger value than 6db.

PM: we can see that PM decreases as at feedback node the feedback resistance will create pole and this will be the first non-dominant pole so wp2 decreases so PM decreases than open loop state and also as at 12db rout of feedback node is smaller so wp2 will be larger so PM in 12db is better than PM at 6db but also they are smaller than open loop case state as I explained.

.

| parameter | Open loop | D0=0(6db) | D0=1(12db) |
|-----------|-----------|-----------|------------|
| UGF       | 166.2M    | 125M      | 137.4M     |
| PM        | 68.35     | 60.89     | 62.88      |

So, decreasing feedback resistance is also solution to increase PM and get stability easily. But I only increased Rz as putting zero is LHP to get higher UFG and also higher phase and achieve stability and no peaking at all corners as shown and explained before but only I would like here to explain that decreasing feed back resistance was solution but we are forced to use specific value=100k.